bibtex

@inproceedings{'SMT+1',
    title = {{First Steps towards the Certification of an ARM Simulator Using Compcert} },
    author = {Shi, Xiaomu and Monin, Jean-Fran\c{c}ois and Tuong, Fr\'ed\'eric and Blanqui, Fr\'ed\'eric},
    month = {December 7-9},
    year = {2011},
    booktitle = {Certified Proofs and Programs - First International Conference},
    address = {Kenting, Taiwan},
    pages = {346-361},
    publisher = {Springer},
    series = {LNCS},
    volume = {7086},
    team = {PACSS},
    abstract = {The simulation of Systems-on-Chip (SoC) is nowadays a hot topic because, beyond providing many debugging facilities, it allows the development of dedicated software before the hardware is available. Low-consumption CPUs such as ARM play a central role in SoC. However, the effectiveness of simulation depends on the faithfulness of the simulator. To this effect, we propose here to prove significant parts of such a simulator, SimSoC. Basically, on one hand, we develop a Coq formal model of the ARM architecture while on the other hand, we consider a version of the simulator including components written in Compcert-C. Then we prove that the simulation of ARM operations, according to Compcert-C formal semantics, conforms to the expected formal model of ARM. Size issues are partly dealt with using automatic generation of significant parts of the Coq model and of SimSoC from the official textual definition of ARM. However, this is still a long-term project. We report here the current stage of our efforts and discuss in particular the use of Compcert-C in this framework.},
}


Contact | Site Map | Site powered by SPIP 4.2.16 + AHUNTSIC [CC License]

info visites 4183251